Please use this identifier to cite or link to this item:
https://ir.iimcal.ac.in:8443/jspui/handle/123456789/1608
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Samanta, Tuhina | |
dc.contributor.author | Khatun, Sanoara | |
dc.contributor.author | Rahaman, Hafizur | |
dc.contributor.author | Dasgupta, Partha Sarathi | |
dc.date.accessioned | 2021-08-26T06:23:39Z | - |
dc.date.available | 2021-08-26T06:23:39Z | - |
dc.date.issued | 2011 | |
dc.identifier.uri | https://www.scopus.com/inward/record.uri?eid=2-s2.0-79959201905&doi=10.1109%2fISQED.2011.5770750&partnerID=40&md5=8d7d29f0437a311058bfdb22e68d69fc | |
dc.identifier.uri | https://ir.iimcal.ac.in:8443/jspui/handle/123456789/1608 | - |
dc.description | Samanta, Tuhina, Bengal Engineering and Science University, Howrah P.O. Botanic Garden, Howrah 711103, WB, India; Khatun, Sanoara, Bengal Engineering and Science University, Howrah P.O. Botanic Garden, Howrah 711103, WB, India; Rahaman, Hafizur, Bengal Engineering and Science University, Howrah P.O. Botanic Garden, Howrah 711103, WB, India; Dasgupta, Partha Sarathi, Indian Institute of Management Calcutta, Kolkata 700104, WB, India | |
dc.description | ISSN/ISBN - 978-161284914-0 | |
dc.description | pp.353-358 | |
dc.description | DOI - 10.1109/ISQED.2011.5770750 | |
dc.description.abstract | Crosstalk noise dominates in deep submicron VLSI design as interconnects are more closely placed over a small layout area. Signal response and signal integrity is largely affected by crosstalk delay and noise. In this paper, we propose a coupled line delay model for on-chip interconnects during global routing, with crosstalk between wires as the parameter to be optimized. Our proposed model is influenced by moment matching model of a transmission line. We propose an algorithm for crosstalk aware delay tree construction, optimizing the effect of crosstalk delay in the tree structure by employing a cut and join strategy. Experiments are done on some benchmark instances with different technology parameters, and simulation results obtained are quite encouraging. © 2011 IEEE. | |
dc.publisher | SCOPUS | |
dc.publisher | Proceedings of the 12th International Symposium on Quality Electronic Design, ISQED 2011 | |
dc.relation.ispartofseries | 5770750 | |
dc.subject | Coupled line delay model | |
dc.subject | Delay tree | |
dc.subject | VLSI routing | |
dc.title | Crosstalk aware coupled line delay tree construction for on-chip interconnects | |
dc.type | Conference Paper | |
Appears in Collections: | Management Information Systems |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.