Please use this identifier to cite or link to this item: https://ir.iimcal.ac.in:8443/jspui/handle/123456789/1596
Full metadata record
DC FieldValueLanguage
dc.contributor.authorDas, Nachiketa S.
dc.contributor.authorRoy, Pranab
dc.contributor.authorRahaman, Hafizur
dc.contributor.authorDasgupta, Partha Sarathi
dc.date.accessioned2021-08-26T06:23:39Z-
dc.date.available2021-08-26T06:23:39Z-
dc.date.issued2011
dc.identifier.urihttps://www.scopus.com/inward/record.uri?eid=2-s2.0-84855909257&doi=10.1109%2fASQED.2011.6111702&partnerID=40&md5=bec0c41bb4456e4e981eb1df3e75316a
dc.identifier.urihttps://ir.iimcal.ac.in:8443/jspui/handle/123456789/1596-
dc.descriptionDas, Nachiketa S., School of VLSI Technology, Bengal Engineering and Science University, Shibpur, India; Roy, Pranab, School of VLSI Technology, Bengal Engineering and Science University, Shibpur, India; Rahaman, Hafizur, School of VLSI Technology, Bengal Engineering and Science University, Shibpur, India; Dasgupta, Partha Sarathi, Indian Institute of Management, Calcutta, India
dc.descriptionISSN/ISBN - 978-145770144-3
dc.descriptionpp.54-61
dc.descriptionDOI - 10.1109/ASQED.2011.6111702
dc.description.abstractThe recent trend of reconfigurable hardware and convergence of hardware platform in embedded system have enhanced the application of FPGAs. Although the capability and performance of FPGA have advanced, the testing of FPGAs both online and off-line (manufacturer oriented testing) poses a major challenge. Importance of delay testing has grown especially for high-speed circuits. Even presence of small delay fault may cause any critical path to fail. As delay testing, using automatic test equipment is found to be quite expensive; BIST (Built-In-Self-Test) can significantly reduce the cost of delay fault detection without using extra hardware. We have presented a BIST structure to test delay fault of various resources and interconnects of FPGA. The proposed scheme can be implemented for both online as well as off-line testing. We have also proposed a new 3-diagnosable BISTer structure that improves the testing efficiency of our BISTer. The proposed technique can detect the presence of fault, even if all the three units ( TPG, ORA, BUT) in a BIST are faulty. We have simulated our method in Xilinx Vertex-II FPGA, using ISE tool Jbits3.0 API and XHWI (Xilinx Hardware Interface) provided by Xilinx and MATLAB7.0. © 2011 IEEE.
dc.publisherSCOPUS
dc.publisherProceedings of the 3rd Asia Symposium on Quality Electronic Design, ASQED 2011
dc.relation.ispartofseries6111702
dc.subjectBUT
dc.subjectDelay fault
dc.subjectFPGA
dc.subjectJBits
dc.subjectORA
dc.subjectTesting
dc.subjectTPG
dc.subjectXHWI
dc.titleBuild-in-self-test of FPGA for diagnosis of delay fault
dc.typeConference Paper
Appears in Collections:Management Information Systems

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.